

### INTEGRATED AMR CURRENT SENSOR

E524.50

ADVANCE PRODUCT INFORMATION - JUL 29, 2011



#### **Features**

- Contactless current sensing based on AMR effect
- Wide measurement bandwidth: DC to 500kHz
- Excellent immunity to magnetic stray fields using a differential sensor construction
- High precision: total error up to 1.5% of full scale
- Negligible output hysteresis
- Analog current output; external shunt (RM) for voltage conversion
- Factory programmed zero-offset temp-coefficient
- Customer programmed sensitivity trimming after mounting onto the primary current rail (end-of-line)
- Internal precision reference or use external reference
- Over-current alarm output with tuneable threshold
- Single 5V supply
- Operating temperature range -40 to +125°C

# Main Application Fields

- Electrical motor controls, AC variable speed drives
- Power inverters
- Switch mode power supplies
- Current measurement for safety switch control
- Battery management

### **Brief Functional Description**

The current sensor is designed for highly dynamic electronic measurements of DC, AC, or pulsed currents with integrated galvanic isolation. This current sensor based on the An-isotropic magneto-resistive effect (AMR) enables excellent dynamic response without the hysteresis present in designs using iron-cores. The primary current measured needs to be fed below the sensor on PCB or current rail, usually a U-shaped conductor defining the magnetic field gradient. The sensor device includes a high-precision sensor signal conditioner IC providing internal feedback of a compensation current for optimum linearity. The IC-output is an offset calibrated and pre-scaled current which is proportional to the primary current measured. This output is easily converted to a voltage with an external resistor at the post-processing device (usually ADC or amplifier). A precise onchip voltage reference is generated. Alternatively, an external reference can be used. Total accuracy of a multi-sensor system is improved by sharing one voltage reference for all sensors. Additionally, a fast over-current alarm output allows immediate reaction to overload events independent of controller and software.

# Ordering information

| Product ID | Operating temperature range | Package        |
|------------|-----------------------------|----------------|
| E524.50    | -40 +125°C                  | SO16w (300mil) |

# **Typical Operating Circuit**



# 1 Principle of Operation

# 1.1 Block Diagram



Figure 1-1: Simplified functional block diagram: AMR-sensor + Signal conditioner-IC

### 1.2 Brief Functional Description

This component represents a precision current sensing device for contact-less measurement using a sensor element based on the an-isotropic magneto-resistive (AMR) effect. The device comprises the AMR-sensor, a signal-conditioning IC and supplementary components for magnetic biasing of the sensor in an SO16 package. The primary current for measurement needs to be fed below the sensing element in a well defined geometrical current path, in order to shape the magnetic field properly. The magnetic field gradient (component in x-direction, see Figure 1) is the physical quantity which directly stimulates the AMR sensor. By integration of the sensor electronics inside a molded plastic package a high isolation voltage (>1kV) with respect to the primary current conductor is achieved, which can be further increased by additional isolation material between sensor package and primary conductor.

Due to the physical characteristics and the mechanical construction of the sensor, this integrated sensor boasts with negligible hysteresis and low variance of sensitivity to mechanical displacements without the need of magnetic concentrators. For precise sensitivity calibration the device is prepared for final gain trimming in its application environment(sensor device mounted in a fixed position with respect to the primary conductor).

The signal conditioning ASIC comprises an input amplifier, a differential compensation current driver, a current copy circuit generating the sensor output, trimming stages for offset, offset-TC (temperature coefficient) and gain (sensitivity), calibration interface and non-volatile memory (NVM) as well as supporting circuit modules. A low noise, low offset instrumentation amplifier with high bandwidth amplifies the differential input from the AMR-bridge. Measurement of the on-

chip temperature is used as an input of the compensation circuit to suppress the thermal offset drift of the AMR-bridge. This offset drift is measured and compensated during factory programming of each device in multiple temperature test steps. Additionally, absolute offset errors (from sensor and amplifier) are compensated by appropriate trimming structures in this amplifier stage. The latter can be performed either during IC factory test or in the final application. The instrumentation amplifier output is passed to a differential current output driver generating the compensation current to the sensor. This compensation current (at pins IC1, IC2) is fed back to the secondary current input of the AMR-sensor bridge. As a consequence of the feedback principle with high loop-gain an excellent linearity of the sensor is achieved because the resistive bridge always operates close to 0mV.

The sensor output is a precise copy of the compensation current. Proper trimming of the measurement sensitivity is achieved by calibration of the current gain of this current-copy output stage. Usually, this final calibration step is performed in the application after assembling the sensor device Fehler: Referenz nicht gefunden with the primary current conductor. For permanent storage of the digital calibration data an E²PROM as a non-volatile memory is included in the sensor IC. For transfer of calibration data between IC and the external calibration hardware an asynchronous programming interface via pin FB is integrated, which can be accessed in a defined time window after power-on of the device. An additional test interface allows efficient testing and calibration at the end of the IC production line.

As a fast over-current monitor a comparator supervises the sensor output and signals the status at pin N\_OVC. This output is pulled to digital low level whenever the measured current (corresponding to the absolute value at IOUT) exceeds a fraction of the full-scale range defined by the voltage level at SETTH.

Further blocks of the ASIC are reference voltage and reference current generators, the stabilized supply to the sensor bridge and a stabilized supply voltage to the internal blocks. A buffered voltage reference output is provided at pin REFO which is connected either to the precise internal voltage reference (2.5V) or an external reference input REFI. With pin REFI at low level (connected to ground) the internal reference is available at pin REFO and with REFI above a decision threshold, this input voltage is copied to output pin REFO. Also a power-on reset circuit is integrated to suppress any invalid or disturbed sensor output in case of supply voltage  $V_{\text{SUP}}$  out of its specified range.

# 2 Package Information

### 2.1 Plastic Package

The product is available in a Pb free, RoHS compliant, 16 lead Small Outline Wide plastic package (SO16w, 300 mil) with about 106 mm² (0.165 square inch) footprint area. For dimension details refer to JEDEC standard MS-013-E, version AA.

The device (packaged device only) has been qualified according to IEC 86 part 2-20 for the following soldering profile:

- 1.  $(200\pm5)$  °C, dwell time  $(50\pm5)$  s
- 2.  $(260\pm5)$  °C, dwell time <10 s

# 2.2 Pin configuration



Figure 2-1: Preliminary pinout. Not to scale!

### 2.3 Pin description

| Pin<br>No. | Pin name | Type 1) | Description                                                                     | Remark                         |
|------------|----------|---------|---------------------------------------------------------------------------------|--------------------------------|
| 1          | CDEL     | A IO    | Delay setting capacitor for over-current detection                              |                                |
| 2          | SETTH    | ΑΙ      | Threshold setting input for over-current detection                              |                                |
| 3          | IOUT     | ΑО      | Current output signal                                                           |                                |
| 4          | FB       | АΙ      | Feedback pin for current output IOUT; in programming mode IC digital IO of ASIF | Connect shunt resistor to IOUT |
| 5          | REFO     | ΑО      | Reference voltage output                                                        |                                |
| 6          | SUP      | S       | Supply (5V)                                                                     |                                |
| 7          | GND      | S       | Ground connection                                                               | Multiple ground pins (7 - 10)  |
| 8          | GND      | S       | Ground connection                                                               |                                |
| 9          | GND      | S       | Ground connection                                                               |                                |

# INTEGRATED AMR CURRENT SENSOR

ADVANCE PRODUCT INFORMATION - JUL 29, 2011

| Pin<br>No. | Pin name | Type 1) | Description                                     | Remark                                               |
|------------|----------|---------|-------------------------------------------------|------------------------------------------------------|
| 10         | GND      | S       | Ground connection                               |                                                      |
| 11         | REFI     | ΑΙ      | Reference select / reference voltage input      | Connect to GND for internal reference                |
| 12         | rsv1     | DI      | Internally connected. Reserved for factory use. | Leave open!                                          |
| 13         | rsv2     | -       | Internally connected. Reserved for factory use. | Leave open!                                          |
| 14         | rsv3     | DI      | Internally connected. Reserved for factory use. | Leave open!                                          |
| 15         | rsv4     | -       | Internally connected. Reserved for factory use. | Leave open!                                          |
| 16         | N_OVC    | DO      | Over-current alarm output; open drain driver    | Low active<br>(high-resistive<br>pull-up integrated) |

<sup>1)</sup> D = digital, A = analog, S = Supply, I = Input, O = Output, HV = High Voltage

# 3 Absolute Minimum/Maximum Ratings

Stresses beyond these absolute maximum ratings listed below may cause permanent damage to the device. These are stress ratings only; operation of the device at these or any other conditions beyond those listed in the operational sections of this document is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

All voltages referred to V(GND). Currents flowing into terminals are positive, those drawn out of a terminal are negative.

| No. | Parameter                                                | Condition         | Symbol             | Min. | Max.                   | Unit |
|-----|----------------------------------------------------------|-------------------|--------------------|------|------------------------|------|
| 1   | Supply voltage                                           |                   | V <sub>SUP</sub>   | -0.3 | +6.5                   | V    |
| 2   | Voltage at digital I/O pins rsv1, rsv3                   |                   | V <sub>DPIN</sub>  | -0.3 | V <sub>SUP</sub> + 0.3 | V    |
| 3   | Input current at digital pins rsv1, rsv3                 |                   | I <sub>DPIN</sub>  | -20  | +20                    | mA   |
| 4   | Voltage at digital open drain output N_OVC               |                   | V <sub>N_OVC</sub> | -0.3 | V <sub>SUP</sub> + 0.3 | V    |
| 5   | Current at open drain output OVC                         | Output driver off | I <sub>N_OVC</sub> | -20  | +20                    | mA   |
| 6   | Voltage at analog pins IOUT, FB, REFO, SETTH, CDEL       |                   | V <sub>APIN</sub>  | -0.3 | V <sub>SUP</sub> + 0.3 | V    |
| 7   | Input current at analog pins IOUT, FB, REFO, SETTH, CDEL |                   | I <sub>APIN</sub>  | -20  | +20                    | mA   |
| 8   | Voltage at pin REFI                                      |                   | V <sub>REFI</sub>  | -0.3 | 8.0                    | V    |
| 9   | Input current at pin REFI                                |                   | I <sub>REFI</sub>  | -20  | +2                     | mA   |
| 10  | Junction temperature                                     |                   | T <sub>J</sub>     | -40  | +150                   | °C   |
| 11  | Ambient temperature                                      | packaged in SO16  | T <sub>AMB</sub>   | -40  | +125                   | °C   |
| 12  | Storage temperature 1)                                   | not supplied      | T <sub>STG</sub>   | -40  | +125                   | °C   |
| 13  | Power dissipation                                        |                   | P <sub>TOT</sub>   |      | 300                    | mW   |

<sup>1)</sup> Packing materials such as tapes, reels, dry packs, foils, etc. are not considered. Please contact ELMOS for packing material specifications. Packaged devices before soldering: For moisture sensitive devices refer to JEDEC standard J-STD-033 for handling and using details. Storage temperatures > 90 °C for more than 96 h may affect the solderability of the device.

### **4 ESD Protection**

| Symbol                  | Condition | Min | Тур | Max | Unit | Description                          |
|-------------------------|-----------|-----|-----|-----|------|--------------------------------------|
| $V_{PIN,ESDHBM}$        | 1)        | 2   |     |     | kV   | ESD HBM protection at all pins       |
| V <sub>PIN,ESDCDM</sub> | 2)        | 750 |     |     | V    | ESD CDM protection at corner pins    |
| $V_{PIN,ESDCDM}$        | 2)        | 500 |     |     | V    | ESD CDM protection at all other pins |

<sup>1)</sup> According to AEC-Q 100-002 chip level test

<sup>2)</sup> According to AEC-Q 100-011 chip level test

# **5 Recommended Operating Conditions**

The recommended operating conditions must not be exceeded in order to ensure proper functionality of the device. All parameters specified in the following sections refer to these recommended operating conditions if not otherwise stated.

All voltages referred to V(GND). Currents flowing into terminals are positive, those drawn out of a terminal are negative.

| No. | Parameter                                       | Condition                                 | Symbol                | Min. | Тур. | Max. | Unit |
|-----|-------------------------------------------------|-------------------------------------------|-----------------------|------|------|------|------|
| 1   | Supply voltage                                  |                                           | V <sub>SUP</sub>      | 4.75 | 5.0  | 5.25 | V    |
| 2   | Nominal output current at nominal B-field input | Sensor calibrated permanent (DC) 1)       | I <sub>OUT(FS)</sub>  | 1.8  | 2    | 2.2  | mA   |
|     | Output current at 2 * full-scale B-field input  | for maximum 3s<br>duty cycle < 1:10 1)    | I <sub>OUT(2FS)</sub> | 3.6  | 4    | 4.4  | mA   |
|     | Output current at 3 * full-scale field input    | for maximum 50ms<br>duty cycle < 1:100 1) | I <sub>OUT(3FS)</sub> | 5.4  | 6    | 6.6  | mA   |
| 3   | Storage temperature (not supplied)              | for less than 10 years                    | T <sub>STG</sub>      | -40  |      | +85  | °C   |
|     |                                                 | For maximum 5000 h during lifetime        |                       | +85  |      | +125 | °C   |
| 4   | Junction Temperature                            | normal operation                          | T <sub>J</sub>        | -40  |      | +125 | °C   |
|     |                                                 | for max. 500 h<br>over life time          | T <sub>J</sub>        | +125 |      | 150  | °C   |

<sup>1)</sup> Limitations to exposure times to magnetic field input (and resulting output) are due to the resulting power dissipation generated mainly by the sensor compensation current (see ch. 6.2.2) producing thermal heat inside the SO16-package.

# 6 Functional description and electrical parameters

# 6.1 Supply and References

#### **6.1.1 Electrical Parameters**

 $(V_{SUP} = 4.75V \dots 5.25V, T_{AMB} = -40^{\circ}C \dots +125^{\circ}C, unless otherwise noted. Typical values are at <math>V_{SUP} = 5.0V$  and  $T_{AMB} = 25^{\circ}C$ . Positive currents are flowing into the device pins.)

Table 1: Supply and references block electrical parameters

| #  | Symbol                    | Condition                                                                                                                     | Min.   | Тур. | Max.  | Unit | Description                                                                                 |
|----|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|------|---------------------------------------------------------------------------------------------|
| 1  | I <sub>SUP(Q)</sub>       | Zero field $(\partial B_x/\partial x = 0)$ , 2)                                                                               | ` ` 21 |      | 28    | mA   | Quiescent supply current                                                                    |
| 2  | V <sub>SUP(POR)</sub>     | Falling supply                                                                                                                | 3.7    |      | 4.4   | V    | Power-on reset threshold                                                                    |
| 3  | V <sub>SUP(POR,HYS)</sub> | (Rising – falling) supply 1)                                                                                                  | 0.2    |      | 0.4   | V    | Power-on reset hysteresis                                                                   |
| 4  | V <sub>REFO,25</sub>      | $I_{REF} = -1.5\text{mA}$ $V_{REFI} < 0.3\text{V}$ $T_{AMB} = 25^{\circ}\text{C}$                                             | 2.485  | 2.50 | 2.515 | V    | Internal reference output voltage @ room temperature                                        |
| 5  | V <sub>REFO</sub>         | $I_{REF}$ = -1.5mA<br>$V_{REFI}$ < 0.3V                                                                                       | 2.465  |      | 2.535 | V    | Internal reference output voltage                                                           |
| 7  | dV <sub>REFO</sub>        | $\begin{aligned} &V_{REFO}(I_{REFO}) - V_{REFO}(0) \\ &I_{REFO} = -1.5 + 1.5 mA \\ &V_{REFI} < 0.3 V & 1),  3) \end{aligned}$ | -2     |      | +2    | mV   | Load regulation internal reference                                                          |
| 8  | V <sub>REFI(TH)</sub>     | Decreasing V <sub>REFI</sub> until V <sub>REFO</sub> increases from V <sub>REFI</sub> to 2.5V                                 | 0.5    |      | 1.0   | V    | Decision threshold for<br>switching from internal to<br>external reference at input<br>REFI |
| 9  | V <sub>REFI(RANGE)</sub>  | 1)                                                                                                                            | 1.2    | 2.5  | 2.6   | V    | Range of external reference                                                                 |
| 10 | V <sub>REFO(OS),25</sub>  | $V_{REFI}$ = 2.5V<br>$I_{REFO}$ = 0mA<br>$T_{AMB}$ = 25°C                                                                     | -4     |      | +4    | mV   | Offset voltage (REFO - REFI)<br>@ room temperature                                          |
| 11 | V <sub>REFO(OS)</sub>     | $V_{REFI} = V_{REFI(RANGE)}$<br>$I_{REFO} = 0mA$                                                                              | -5     |      | +5    |      | Offset voltage (REFO - REFI)                                                                |
| 12 | I <sub>REFI(LK)</sub>     | V <sub>REFI</sub> = 2.5V                                                                                                      | -1     |      | 1     | μΑ   | REFI input leakage current                                                                  |
| 13 | t <sub>PON</sub>          | VSUP surpasses 4.75,<br>I <sub>IOUT</sub> settles to error<br>band < 2% 1)                                                    |        |      | 4.0   | ms   | Power-on delay until output settled                                                         |
| 14 | t <sub>INIT</sub>         | see Figure 6-2                                                                                                                | 0.40   | 0.51 | 0.62  | ms   | Initialization time from power-<br>on to ASIFEN = 1                                         |
| 15 | t <sub>ASIFEN</sub>       | see Figure 6-2                                                                                                                | 2.2    | 2.5  | 2.8   | ms   | ASIF activation time during start-up sequence                                               |
| 16 | T <sub>OFF</sub>          | Increasing T until OVC falls to 0                                                                                             | 155    |      | 180   | °C   | Over-temperature shut-down threshold                                                        |
| 17 | T <sub>HYS</sub>          | Decreasing temperature                                                                                                        | 10     |      | 30    | °C   | Over-temperature threshold hysteresis                                                       |

<sup>1)</sup> Defined by design. Not subject to production test.

<sup>2)</sup> Measurement condition: SETTH = REFI = 0V; N\_OVC = CDEL = REFO = open (hi-Z)

Note: The current consumption depends on sensor input (B-field). Typically, I<sub>SUP</sub> increases by approximately 13 \* | IOUT |

3) Load capacitance at REFO ≤ 1.5nF

#### 6.1.2 Description

This block includes voltage regulators for the excitation of the AMR-sensor bridge and to supply the internal digital and analog blocks of the signal conditioning IC. Both are generated from a precision bandgap voltage reference circuit. Also a buffer amplifier for the reference voltage output REFO which is selected from the internal voltage reference (bandgap) or an external reference input, a power-on reset monitor and a over-temperature monitor are part of this block.

#### 6.1.2.1 Reference voltage generation

The IC includes an internal bandgap based reference voltage of 2.5V (V2V5). An additional reference buffer feeds the reference to the output REFO in two different operation modes (see Figure 6-1):

- If  $V_{REFI} < V_{REFI(TH)}$ : buffering internal V2V5 to the output at pin REFO. or
- If V<sub>REFI</sub> ≥ V<sub>REFI(TH)</sub>: buffering an external reference voltage applied at REFI to output pin REFO



Figure 6-1: REFO reference buffering

This means, the input REFI is used simultaneously as a reference voltage input and for the level based decision which reference to be fed to the output.

At least two application cases for external reference voltage can be considered:

- Use a reference lower than the internal 2.5V to define an asymmetric output signal (kind of "unipolar mode")
- Use the same reference for several sensors to suppress the influence of mismatches of different references from different devices. E.g. in a 3-phase current measurement system the reference output REFO of one sensor can be used as input of the two other sensors or one very precise external reference would be used as input to all three sensor channels.

#### 6.1.2.2 Reset block

The IC contains an internal reset comparator, which observes the internal supply voltage. Due to the voltage drop at the regulator, the reset threshold V<sub>PON</sub> = V<sub>SUP(POR)</sub> + V<sub>SUP(POR,HYS)</sub> for rising supply voltage V<sub>SUP</sub> shows a slightly wider spread than the threshold spread directly at the regulated voltage, but power up within the specified supply range is ensured. The reset comparator has a hysteresis V<sub>SUP(POR,HYS)</sub>

The general behavior of the reset block is depicted in Figure 6-2. With rising supply after V<sub>SUP</sub> surpasses the power-on threshold, the IC copies the adjustment data from E2PROM to the corresponding data registers. This process is completed after  $t_{\text{INIT}}$  . Subsequently, for a duration  $t_{\text{ASIFEN}}$  the pins FB and IOUT are held in tri-state to allow for a log-in to the asynchronous programming interface (ASIF) via the pin FB, which is operated in as a digital interface-I/O in this mode. This interface is described in more detail in another section below.



Figure 6-2: Power-on timing and ASIF enable function

During normal operation within the application the asynchronous interface (ASIF) will not be used and the IC enables pin FB for normal analog operation (after the  $t_{\mathsf{ASIFEN}}$  is passed). If no log-in to the ASIF was executed, the IC-output IOUT settles to its final value with a certain precision within a power-on time  $t_{\text{PON}}$ , which is measured from the instant the supply V<sub>SUP</sub> surpasses 4.75V until the output has settled to a defined error band.

#### 6.1.2.3 Over-temperature monitor

To protect the IC from excessive heating by internal power sources a temperature sensor is integrated. If the junction temperature exceeds the temperature threshold T<sub>OFF</sub>, the following actions are initiated:

- compensation coil driver at pins IC1 and IC2 are switched off, and
- due to the switch off of the compensation current also the output current I<sub>OUT</sub> will be zero:  $V_{IOUT} \approx V_{FB} \approx V_{REFO}$  (only differing by offset voltages in between), and
- pin N\_OVC output is pulled to Low

The over-temperature monitor has built in a hysteresis  $T_{HYS}$ , which ensures the IC can return to normal operation only, when the junction temperature has cooled down below  $T_{\text{OFF}}$  -  $T_{\text{HYS}}$  .

### **6.2 General Sensor Performance**

### **6.2.1 Electrical Parameters**

 $(V_{SUP}$  = 4.75V ... 5.25V,  $T_{AMB}$  = -40°C ... +125°C, unless otherwise noted. Typical values are at  $V_{SUP}$  = 5.0V and  $T_{AMB}$  = 25°C. Positive currents are flowing into the device pins.)

Table 2: Sensor operating characteristics

| # | Symbol                                  | Condition                                                                     | Min.         | Тур.        | Max.                    | Unit              | Description                                                      |
|---|-----------------------------------------|-------------------------------------------------------------------------------|--------------|-------------|-------------------------|-------------------|------------------------------------------------------------------|
|   | Output charac                           |                                                                               |              |             |                         |                   |                                                                  |
|   | I <sub>IOUT(L)</sub>                    | $V_{IOUT} = 0.5V$<br>$V_{FB} = V_{REFO} + 100 \text{mV}$                      | 6            | 7           |                         | mA                | Output low current drive capability                              |
|   | - I <sub>IOUT(H)</sub>                  | $V_{IOUT} = V_{SUP} - 0.5V$<br>$V_{FB} = V_{REFO} - 100 \text{mV}$            | 6            | 7           |                         | mA                | Output high current drive capability                             |
|   | BW                                      | RM = $270\Omega$ 1)<br>T <sub>AMB</sub> = $25^{\circ}$ C 2)                   | 400          | 500         |                         | kHz               | Signal bandwidth (-3dB)                                          |
|   | V <sub>FB(OS)</sub>                     | $I_{IOUT} = 0mA$<br>RM = 270 $\Omega$ 1), 2)                                  | -5           |             | 5                       | mV                | Offset FB to REFO (closed loop operation)                        |
|   | PSR <sub>IOUT</sub>                     | $RM = 270\Omega \qquad 1),$<br>$f_{SUP} \le 5kHz$<br>$B_X = const. \qquad 2)$ | 50           |             |                         | dB                | Power supply rejection PSR= $\Delta V_{SUP}$ / $\Delta V_{IOUT}$ |
|   | R <sub>IOUT(PD)</sub>                   | IOUT to GND 2)                                                                | 4.7          |             |                         | kΩ                | Output load resistance                                           |
|   | R <sub>IOUT(PU)</sub>                   | IOUT to SUP 2)                                                                | 4.7          |             |                         | kΩ                | Output load resistance                                           |
|   | C <sub>IOUT(PD)</sub>                   | 2)                                                                            |              |             | t.b.d.                  | nF                | Output load capacitance                                          |
|   | Pre-programm                            | ing target (RM = $270\Omega$ )                                                | 3)           |             |                         |                   |                                                                  |
|   | I <sub>IOUT(OS)PRE</sub>                | $B_X = 0 \text{ mT/mm}$ $T_{AMB} = 25^{\circ}C \qquad 4)$                     |              | 0           |                         | μА                | Pre-programmed quiescent output current                          |
|   | S <sub>X,PRE</sub>                      | T <sub>AMB</sub> = 25°C 4)                                                    |              | 0.9         |                         | mA /<br>(mT/mm)   | Pre-programmed sensitivity                                       |
|   | Offset current                          | output calibration (RM                                                        | = 270Ω) ´    | 1)          |                         |                   |                                                                  |
|   | N <sub>OS,DAC</sub>                     |                                                                               |              | 8           |                         |                   | Offset current output calibration bits                           |
|   | LSB <sub>OS</sub>                       | T <sub>AMB</sub> = 25°C 5)                                                    |              | 4.6         | 8.5                     | μA                | Average current output step size (offset LSB value)              |
|   | ERR <sub>OUT(OS)</sub>                  | T <sub>AMB</sub> = 25°C 6)                                                    | -0.75        |             | +0.75                   | LSB <sub>OS</sub> | Offset current output calibration resolution                     |
|   | Sensitivity cali                        | ibration, Lateral field gr                                                    | adient in x- | direction l | B <sub>X</sub> = 2.23 m | T/mm (RI          | $A = 270\Omega$ ) 1), 4)                                         |
|   | N <sub>GAIN,DAC</sub>                   |                                                                               |              | 8           |                         |                   | Sensitivity calibration bits                                     |
|   | LSB <sub>SX</sub>                       | T <sub>AMB</sub> = 25°C                                                       | 2            |             | 4                       | μΑ /<br>(mT/mm)   | Average sensitivity LSB size                                     |
|   | ERR <sub>SX</sub>                       | $T_{AMB} = 25^{\circ}C \qquad 6)$                                             | -1.0         |             | +1.0                    | LSB <sub>SX</sub> | Sensitivity calibration resolution                               |
|   | ERR <sub>SX</sub> / S <sub>X</sub>      |                                                                               | -0.5         |             | +0.5                    | %                 | (related to sensitivity)                                         |
|   | S <sub>X,MAX</sub> / S <sub>X,MIN</sub> | $T_{AMB} = 25^{\circ}C$ 7)                                                    | 1.67         |             | 2.0                     |                   | Gain calibration range                                           |

# INTEGRATED AMR CURRENT SENSOR

ADVANCE PRODUCT INFORMATION - JUL 29, 2011

| # | Symbol                           | Condition                                                              | Min. | Тур. | Max.                   | Unit            | Description                                        |
|---|----------------------------------|------------------------------------------------------------------------|------|------|------------------------|-----------------|----------------------------------------------------|
|   | S <sub>X</sub>                   | T <sub>AMB</sub> = 25°C 4)                                             | 0.77 | 0.9  | 1.03                   | mA /<br>(mT/mm) | Range of sensitivity ensured by gain calibration   |
|   | Output ranges                    | and error components                                                   |      |      |                        |                 |                                                    |
|   | I <sub>OUT(NOM)</sub>            | B <sub>X</sub> = 2.23 mT/mm                                            |      | ±2.0 |                        | mA              | Nominal output range (after calibration)           |
|   | I <sub>OUT(PEAK)</sub>           | B <sub>X</sub> = 6.7 mT/mm                                             |      | ±6.0 |                        | mA              | Peak output range (after calibration)              |
|   | $\Delta S_X / S_X (25^{\circ}C)$ | 8)                                                                     | -0.5 |      | 0.5                    | %               | Thermal drift of sensitivity                       |
|   | $\Delta I_{OUT(OS)}$             | $B_X = 0 \text{ mT/mm} \qquad 4)$                                      | -15  |      | 15                     | μΑ              | Offset current output drift in temperature range   |
|   | LIN <sub>ERR(NOM)</sub>          | Nominal range: 9) I <sub>OUT</sub> = I <sub>OUT(NOM)</sub>             | -6   |      | 6                      | μA              | Linearity sensitivity error                        |
|   | LIN <sub>ERR(PEAK)</sub>         | Peak output range: 9) I <sub>OUT</sub> = 3* I <sub>OUT(NOM)</sub>      | -30  |      | +30                    | μA              |                                                    |
|   | I <sub>OUT(NOISE)</sub>          | BW = 500kHz                                                            |      | 2.4  |                        | $\mu A_{RMS}$   | Output noise                                       |
|   | Over current d                   | etection                                                               |      |      |                        |                 |                                                    |
|   | V <sub>SETTH</sub>               | 2)                                                                     | 0.5  |      | V <sub>REFO</sub> -0.2 | ٧               | Over current detection threshold                   |
|   | R <sub>SETTH(PU)</sub>           |                                                                        | 400  | 600  | 1000                   | kΩ              | Pull-up resistor to supply                         |
|   | V <sub>OVC(HYS)</sub>            | Rising edge N_OVC 2) (back to passive)                                 | 20   |      | 100                    | mV              | Over current detection voltage hysteresis          |
|   | $\Delta V_{IOUT(OVC)}$           | V <sub>REFO</sub> = 2.5V 10)                                           | -30  |      | 30                     | mV              | Accuracy of over current detection (voltage level) |
|   | $V_{OVC(L)}$                     | OVC detection active I <sub>OVC</sub> = 5mA                            |      |      | 0.5                    | <b>V</b>        | OVC output low level                               |
|   | R <sub>OVC(PU)</sub>             |                                                                        | 75   | 125  | 200                    | kΩ              | Pull-up resistor to supply                         |
|   | t <sub>OVC(D,0)</sub>            | Falling edge 2), 11)<br>C <sub>DEL</sub> =0, V <sub>SETTH</sub> = 1.0V |      |      | 500                    | ns              | OVC propagation delay, intrinsic delay             |
|   | $\Delta t_{OVC(D)}$              | V <sub>SETTH</sub> = 1.0V 2), 11)                                      | 15   | 20   | 25                     | ns/pF           | Additional OVC delay by use of CDEL capacitor      |
|   | t <sub>OVC(D,F)</sub>            | V <sub>CDEL</sub> = 0V                                                 | 10   | 15   | 20                     | μs              | Maximum delay (time-out) at OVC when CDEL at GND   |

- 1) Output feedback IOUT to FB established with resistor RM.
- 2) Defined by design. Not subject to production test.
- 3) Raw device characteristics before calibration.
- 4) Gradient of the magnetic field applied lateral in the sensor plane (x-direction, see Figure 1) generated by the primary current.  $\Delta x = 1.24$ mm is the base width of the integrated AMR-sensor
- 5) Average current step size defined as {  $I_{IOUT}(D\_OS = 0x7F) - I_{IOUT}(D\_OS = 0x80)$  } / 255. (The spread of the average LSB results from sensitivity spread of the internal sensor).
- Due to the differential non-linearity (DNL) of the offset-DAC (e.g. at MSB change) the residual error after offset calibration can 6) be larger than the ideal 0.5 • LSB.
- The gain trimming range for maximum (D\_GAIN = 0x7F) and minimum (D\_GAIN = 0x80) gain settings are expressed by this 7) figure. (The mid setting of gain is taken for  $D_GAIN = 0x00$ ).
- 8) Change of sensitivity (gain) in temperature range related to the sensitivity  $S_X(25^{\circ}C)$  at  $T_{AMB} = 25^{\circ}C$
- 9) BFSL method ("best fit straight line")
- 10) Over current detection voltage level:  $V_{IOUT(OVC)} = |V_{IOUT} - V_{FB}| - |V_{REFO} - V_{SETTH}|$

11) Delay time from passing the (absolute) threshold level defined by V<sub>SETTH</sub> at IOUT and output falling below 1.0V. Total delay is given by the sum of intrinsic delay and additional delay defined by capacitor at CDEL: t<sub>OVC(D,0)</sub> + CDEL \* Δt<sub>OVC(D)</sub>.

#### 6.2.2 Description

By construction this AMR sensor is sensitive to magnetic field gradients in x-direction (parallel to the transversal axis of the IC). Therefore, current measurement in one conductor line requires the primary conductor to be fed forward and back below the sensor to create the differential field in the sensor plane ("U-shape"). The measurement based on evaluation of the magnetic field gradient (i.e. difference) makes the sensor very insensitive to magnetic stray fields superimposed. But, to ensure very good sensor performance magnetic field components in y-direction in the sensor plane (parallel to the longitudinal axis of the device) should be smaller than 3mT. The base width of the magnetic sensor, i.e. the distance between the two legs of the magneto-resistive bridge, is 1.24mm. The magnetic sensitivity orthogonal to the chip plane (z-direction) is negligible.

(See Figure 1 for a definition of the Cartesian coordinate system relative to the device in SO16-package.)

The principle of operation of the magneto-electrical loop as depicted in Figure 6-3 can be described as follows:

- The field (difference) H<sub>PRIM</sub> generates a bridge output V<sub>IN</sub> across the IC input pins INP and INM.
- This IC-input voltage V<sub>IN</sub> is amplified (G<sub>1</sub> \* G<sub>2</sub>) and corrected with adjustment inputs for offset and (linear) temperature coefficient of offset (TCO).
- This offset corrected output is amplified further amplified by (G<sub>3</sub>) and V-I-converted by a transmission factor 1/R<sub>SENSE</sub> into an output current I<sub>COMP</sub>, which is then driven to the compensation wire of the sensor (resistance R<sub>COMP</sub>).
- At the AMR sensor this compensation current I<sub>COMP</sub> generates a differential magnetic field H<sub>COMP</sub> with opposite
  polarity as the primary input field H<sub>PRIM</sub> and thereby closes the (negative) feedback loop.
- Due to a high loop gain A<sub>LOOP</sub> the primary input H<sub>PRIM</sub> is perfectly compensated (H<sub>COMP</sub> = -H<sub>PRIM</sub>) and I<sub>COMP</sub> is a
  highly linear representation of the primary input current I<sub>PRIM</sub>.
- Finally, the output signal I<sub>OUT</sub> is generated as a linear copy of the compensation current I<sub>COMP</sub>. The reciprocal of this gain I<sub>OUT</sub> /I<sub>COMP</sub> in the following is denoted as "current copy ratio" F<sub>CC</sub>.



Figure 6-3: Sensor signal path (model)

The following equations are used to describe the sensor transfer characteristic:

$$I_{OUT} = \frac{F_{PRIM}}{F_{COMP}} \cdot \frac{1}{F_{CC}} \cdot I_{PRIM} \quad ; with A_{LOOP} \gg 1$$

Where  $F_{PRIM}$  describes the coupling factor of primary current  $I_{PRIM}$  to magnetic field  $H_{PRIM}$  at sensor given by the geometry of the primary conductor beneath the sensor.

According to Figure 6-3, the loop gain is defined as:

### INTEGRATED AMR CURRENT SENSOR

ADVANCE PRODUCT INFORMATION - JUL 29, 2011

$$A_{LOOP} = S_{SENS} \cdot F_{COMP} \cdot G_1 \cdot G_2 \cdot G_3 \cdot \frac{1}{R_{SENSE}}$$

(With the magnetic sensitivity of the bridge  $S_{SENS}$  and  $F_{COMP}$  being the sensor internal field coupling factor of  $I_{COMP}$ .)

Adjustment of system offset, offset thermal drift (TCO) and the gain (or sensitivity), respectively are described below.

### 6.2.2.1 Offset adjustment

In Figure 6-3 two DA-converters are shown which are employed for trimming of the system offset and the temperature coefficient of this offset independently from each other. The major offset contribution is introduced by the AMR-sensor bridge itself, but also some offset contribution from the input amplifier of the signal conditioning IC itself exists.

The offset-DAC adds a multiple of a voltage LSB after the fixed gain input stages (G<sub>1</sub> and G<sub>2</sub>) into the signal path, which is generated on-chip appropriately to the requirements of the sensor bridge. The resulting offset current at the output shows some minor parametric dependence on the sensor parameters (proportional to  $1/[S_{SENS} * F_{COMP}]$ ) due to the closed loop structure described above (Figure 6-3). The corresponding output referred LSB is specified as LSB<sub>OS</sub> (see ch. 6.2, Table 2). With an 8-bit calibration word, the resulting offset range with this LSB<sub>OS</sub> is suited to calibrate for all expected offset contribution of sensor and amplifier path.

The value of the adjust byte D OS[7:0] has to be interpreted as follows:

- sign of offset compensation (0 = positive; 1 = negative) D OS[7]:
- D OS[6:0]: unsigned integer with absolute value of offset compensation

The table below gives an overview of the typical offset current setting as a function of D OS[7:0].

| D_OS <sub>DEC</sub> [6:0] | D_OS <sub>HEX</sub> [6:0] | Output offset 1)<br>Ι <sub>ουτ,οs</sub> [μΑ] |             |  |
|---------------------------|---------------------------|----------------------------------------------|-------------|--|
|                           |                           | D_OS[7] = 0                                  | D_OS[7] = 1 |  |
| 0                         | 0x00h                     | 0                                            | 0           |  |
| 1                         | 0x01h                     | +4.6                                         | -4.6        |  |
| 2                         | 0x02h                     | +9.2                                         | -9.2        |  |
|                           |                           |                                              |             |  |
| 127                       | 0x7Fh                     | +584.2                                       | -584.2      |  |

<sup>1)</sup> Typical values at 25°C with sensitivity trimmed to nominal setting SENS<sub>X,PRE</sub> (see Table 2)

The sensor Fehler: Referenz nicht gefunden is pre-calibrated to zero-offset by ELMOS' production sequence at component delivery, but i can be re-trimmed later in the application environment, e.g. after final sensitivity calibration (ch. 6.2.2.2) and run-in sequence in an application environment.

A second DAC for compensation of the offset drift in temperature (TCO) is used exclusively during ELMOS' production sequence to trim the overall offset drift to zero. This trimming module cannot be accessed regularly by the external programming interface (ch. 6.4).

#### 6.2.2.2 Current output and gain adjustment

The output driver provides an output current between pins IOUT and FB which is proportional to the input signal. For conversion to voltage output a resistor RM is connected from pin IOUT to FB.

As described above, as a consequence of the feedback employed, the compensation current I<sub>COMP</sub> is a precise image quantity of the primary current I<sub>PRIM</sub>, (generating a magnetic field, detected by the AMR sensor bridge). From this compensation current I<sub>COMP</sub>, which is still quite large and cannot fit the necessary output range directly, an output current I<sub>OUT</sub> is generated with a current copy function with constant "current copy gain" (1/F<sub>CC</sub>) and high linearity, with FCC defined as:

$$F_{\it CC} = rac{I_{\it COMP}}{I_{\it OUT}}$$
 ("current copy ratio" = inverse of "current copy gain")

To compensate for process variations of the AMR bridge itself and to allow for a precise gain trimming,  $F_{CC}$  is adjustable with an 8-bit gain control DA-converter.

Figure 6-4 below depicts the simplified schematic of the current copy function. In a first stage (G5) the compensation current  $I_{COMP}$  is sensed by resistor  $R_{SENSE}$  and the drop is amplified and converted to a single-ended output. Then, a voltage-to-current converter (VIC) using op-amp OP1 generates the output signal  $I_{OUT}$ .



Figure 6-4: Current copy schematic

The programmable gain control realized as part of this block is distributed onto two 4-bit DACs:

- Most significant nibble GAIN[7:4] controls the gain of the differential amplifier G5 ("coarse gain trimming")
- Least significant nibble GAIN[3:0] controls integrated resistor R<sub>VIC</sub> ("fine gain trimming")

Due to this distributed concept for trimming of the gain, the DAC characteristic may be neither totally monotone nor strictly linear, but a maximum adjustment step  $LSB_{SX}$  is defined which allows for a specified gain calibration precision.

#### Note:

For precision applications it is recommended to adjust the gain only after assembly of the sensor device to the application, where the distance and relation to the primary current coil are mechanically fixed.

### 6.2.2.3 Over-current alarm output

For detection of an over-current violation two comparators are employed, which are observing the output level at pin IOUT. The over-current detection level is defined by the voltage level applied at pin SETTH. Both polaritis of over-current are observed by this function, i.e. the over current alarm output N\_OVC is activated, whenever the absolute value of output current exceeds the limit defined by SETTH, as follows:

$$\left|I_{OUT}\right| = I_{OUT,max} > \frac{V_{\mathit{REFO}}}{R_{\mathit{M}}} \cdot \left(1 - \frac{V_{\mathit{SETTH}}}{V_{\mathit{REFO}}}\right) \qquad \rightarrow \text{ N\_OVC activated (pulled to logic Low)}$$

(RM denotes the feedback resistor connected between pins IOUT and FB

The detection level  $V_{SETTH}$  is most efficiently defined by a resistive divider to pin REFO (see Figure 1). A pull-up resistor  $R_{SETTH(PU)}$  between SETH and REFO is integrated to cover cases where pin SETTH is high impedance erroneously ("open"). This would set the over-current threshold to zero, i.e. over-current alarm practically always on, and will avoid spontaneous alarm events generated at N\_OVC due to a floating detection threshold. In the timing diagram below the behavior of the over-current alarm and definition of the detection thresholds is shown.



Figure 6-5: Over-current alarm behavior and thresholds

An additional debouncing delay which can be configured by connection of a capacitor to pin CDEL is implemented in the design of the over-current alarm. The delay can be calculated by the following approximation formula:

$$t_{OVC(D)} = t_{OVC(D,0)} + C_{DEL}(pF) \cdot \Delta t_{OVC(D)}$$
 (e.g. with  $C_{DEL} = 50pF$ :  $t_{OVC(D)} \approx 0.5 \mu s + 1.0 \mu s = 1.5 \mu s$ )

Where  $t_{\text{OVC}(D,0)}$  is the intrinsic delay and  $\Delta t_{\text{OVC}(D)}$  the specific increase with a capacitor  $C_{\text{DEL}}$  connected (see Table 2). By this debouncing delay, alarm output events shorter than the delay time will be suppressed (not propagated to the alarm output N\_OVC). A maximum delay  $t_{\text{OVC}(D,F)}$  (integrated time-out) ensures an over-current event will be propagated to N\_OVC also in cases where CDEL is connected to GND erroneously.

Finally, an over-temperature event is logically combined (OR) to the alarm output N\_OVC (see ch. 6.1.2.3). An over-temperature event can be distinguished from over-current, by the output IOUT at zero and N\_OVC pulled low.

The over-current alarm output is constructed as an open-drain driver as depicted in Figure 6-6. Although a pull-up resistor  $R_{OVC(PU)}$  with quite high impedance is already integrated, it is recommended to use an external pull-up to the supply of the logic input connected (typically a few  $k\Omega$ ) to ensure a fast reaction of the alarm output.



Figure 6-6: Over-current output driver

### 6.3 E<sup>2</sup>PROM

#### 6.3.1 Electrical Parameters

 $(V_{SUP} = 4.75V \dots 5.25V, T_{AMB} = -40^{\circ}C \dots +125^{\circ}C, unless otherwise noted.$  Typical values are at  $V_{SUP} = 5.0V$  and T<sub>AMB</sub> = 25°C. Positive currents are flowing into the device pins.)

Table 3: E<sup>2</sup>PROM data retention parameters

| # | Symbol            | Condition                                                               | Min. | Тур. | Max. | Unit | Description               |
|---|-------------------|-------------------------------------------------------------------------|------|------|------|------|---------------------------|
| 1 | N <sub>PROG</sub> | $T_J \le 125^{\circ}C$ 1)                                               |      |      |      | 1000 | Number programming cycles |
| 2 | t <sub>DR1</sub>  | $T_{J} \leq 85^{\circ}C$                                                | 20   |      |      | yr   | data retention 1), 2)     |
| 3 | t <sub>DR2</sub>  | $85^{\circ}C \leq T_{J} \leq 105^{\circ}C$                              | 3    |      |      | yr   |                           |
| 4 | t <sub>DR3</sub>  | $105^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C}$ | 1    |      |      | yr   |                           |
| 5 | t <sub>DR4</sub>  | $125^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}$ | 500  |      |      | h    |                           |

<sup>1)</sup> Defined by design. Not subject to production test. E2PROM is qualified according to AEC-Q100, grade 0

### 6.3.2 Description

The IC contains an E<sup>2</sup>PROM memory for application specific calibration data (GAIN & OFFSET) and further adjustment data (TC-Offset, and IC-specific adjustments). Only the lower 4 bytes (address 0x00h ... 0x03h) of this NVM are generally accessible via the ASIF (see section 6.4), while the addresses above 0x03h are read-only and cannot be modified after ELMOS production test sequence.

After power-on, the E2PROM bytes for the adjustment information bits are read out and copied into the corresponding registers. The following table summarizes the memory mapping of the E2PROM (general accessible section):

Table 4: E<sup>2</sup>PROM register allocation

| EEPRROM address | Register name | Access | Description                                    |
|-----------------|---------------|--------|------------------------------------------------|
| 0x00h           | NO_USE        | R/W    | - intentionally unused register -              |
| 0x01h           | FREE          | R/W    | - unused; free use for application data -      |
| 0x02h           | OFFSET        | R/W    | Offset adjustment (8 bit), internal name: D_OS |
| 0x03h           | GAIN          | R/W    | Sensitivity adjustment (8 bit)                 |

<sup>2)</sup> Figures specified are guaranteed data retention times at the given temperature and must not be cumulated. For a specific temperature profile in operating life time (OLT), the specific exposure times for cumulation can be calculated on demand by ELMOS.

# 6.4 Programming Interface and Digital Controls

#### **6.4.1 Electrical Parameters**

 $(V_{SUP} = 4.75V \dots 5.25V, T_{AMB} = -40^{\circ}C \dots +125^{\circ}C, unless otherwise noted. Typical values are at <math>V_{SUP} = 5.0V$  and  $T_{AMB} = 25^{\circ}C$ . Positive currents are flowing into the device pins.)

Table 5: Programming interface electrical parameters

| # | Symbol               | Condition                                                                              | Min.         | Тур.         | Max.             | Unit                     | Description                                                                                          |
|---|----------------------|----------------------------------------------------------------------------------------|--------------|--------------|------------------|--------------------------|------------------------------------------------------------------------------------------------------|
|   | R <sub>FB(PU)</sub>  | ASIFEN=1                                                                               | 3.0          | 5.0          | 7.5              | kΩ                       | ASIF pull-up resistor at FB                                                                          |
|   | $V_{FB(IN,HI)}$      | ASIFEN=1                                                                               | 4.1          |              | $V_{SUP}$        | V                        | ASIF input Hi level at FB                                                                            |
|   | $V_{FB(IN,LO)}$      | ASIFEN=1                                                                               | 0.0          |              | 0.8              | V                        | ASIF input Lo level at FB                                                                            |
|   | $V_{FB(OUT,LO)}$     | I <sub>FB</sub> = 1mA, ASIFEN=1                                                        | 0.0          |              | 0.5              | V                        | ASIF output Lo level at FB                                                                           |
|   | R <sub>rsv(PD)</sub> |                                                                                        | 14           | 20           | 26               | kΩ                       | pull-down resistor at pins rsv1, rsv3                                                                |
|   | V <sub>rsv(HI)</sub> |                                                                                        | 4.1          | -            | V <sub>SUP</sub> | V                        | digital input Hi level at pins rsv1, rsv3                                                            |
|   | V <sub>rsv(LO)</sub> |                                                                                        |              | -            | 0.8              | V                        | digital input Lo level at pins rsv1, rsv3                                                            |
|   | t <sub>IF_DLY</sub>  | Rising edge rsv1 / rsv3<br>to 1 <sup>st</sup> falling edge at FB<br>See Figure 6-10 1) | 110          |              |                  | μs                       | Delay between enabling<br>ASIF (ASIFEN = 1) via rsv1 /<br>rsv3 and start of 1 <sup>st</sup> protocol |
|   | C <sub>FB(LD)</sub>  | 1)                                                                                     |              |              | 150              | pF                       | Load capacitance during ASIF-operation (interface)                                                   |
|   | t <sub>BIT_RX</sub>  | see Figure 6-11                                                                        | 85           | 100          | 115              | μs                       | Valid ASIF bit length for receiving at pin FB                                                        |
|   | t <sub>HBIT_RX</sub> | see Figure 6-11                                                                        | 0.45         | 0.50         | 0.55             | t <sub>BIT_RX</sub>      | Valid ASIF half bit length for receiving                                                             |
|   | t <sub>RX</sub>      | see Figure 6-13                                                                        | -<br>(0.94)  | 11<br>(1.10) | -<br>(1.26)      | t <sub>BIT_RX</sub> (ms) | Length of valid receiving protocol                                                                   |
|   | t <sub>BIT_TX</sub>  | see Figure 6-11                                                                        | 90           | 100          | 110              | μs                       | ASIF bit length for transmitting at pin FB                                                           |
|   | t <sub>HBIT_TX</sub> | see Figure 6-11                                                                        | 0.47<br>(42) | 0.50<br>(50) | 0.53<br>(59)     | t <sub>BIT_TX</sub> (µs) | ASIF half bit length for transmitting                                                                |
|   | t <sub>TX</sub>      | see Figure 6-13                                                                        | -<br>(0.98)  | 11<br>(1.10) | -<br>(1.22)      | t <sub>BIT_TX</sub> (ms) | Length of transmission protocol                                                                      |
|   | t <sub>FB_rise</sub> | from 20% to 80% 1)                                                                     | 1            | -            | 2                | μs                       | Digital input rise time at pin FB for RX and TX                                                      |
|   | t <sub>FB_fall</sub> | from 80% to 20% 1)                                                                     | ı            | -            | 2                | μs                       | Digital input fall time at pin FB for RX and TX                                                      |
|   | t <sub>RX_DLY</sub>  | see Figure 6-13                                                                        | 3<br>(330)   | -            | -                | t <sub>BIT_TX</sub> (µs) | Valid delay between reception of two protocols                                                       |
|   | t <sub>TX_DLY</sub>  | see Figure 6-13                                                                        | 2<br>(180)   | -            | 3<br>(330)       | T <sub>BIT_TX</sub> (µs) | Delay between command protocol and response                                                          |
|   | t <sub>PRG_DLY</sub> | see Figure 6-13                                                                        | 16           | -            | 21               | ms                       | Delay between data protocol and confirmation protocol after programming                              |

<sup>1)</sup> Defined by design. Not subject to production test.

E524.50

ADVANCE PRODUCT INFORMATION - JUL 29, 2011

#### 6.4.2 Description

A digital state machine controls the complete IC and provides the following functions:

- ASIF (asynchronous serial interface) as data interface for calibration in the application and data read-back
- E<sup>2</sup>PROM control (NVM for storage of calibration data)
- · Read-out of calibration data from E2PROM to the corresponding registers after power-on
- · Control of the test interface and test modes (ELMOS dedicated production test; restricted access)

This chapter concentrates on the description of the ASIF and its use as the most important feature for the application of the Fehler: Referenz nicht gefunden. Because this interface uses the pin FB as digital I/O it is not possible to run the normal sensor application simultaneously in the programming mode via ASIF. This implies, the calibration measurements required to determine the calibration data (GAIN, OFFSET) need to be done in a sequence with the data I/O via ASIF.

#### 6.4.2.1 Calibration Adjustment

For the specified precision of the AMR current sensor in its application environment, the IC Fehler: Referenz nicht gefunden needs adjustment. Therefore, the respective adjustment data are stored during the calibration process in an integrated E²PROM (non-volatile memory = NVM).

The adjustment can only partially be done before packaging or assembly of the device into its application environment. Especially the GAIN-adjustment determining the precise sensitivity of the Fehler: Referenz nicht gefunden is recommended to be executed after soldering the device in order to ensure precise mechanical fixing with respect to the primary current conductor. Optionally, also the final trimming of the OFFSET can be done in this phase, while other calibration data (e.g. thermal coefficient of the offset) are completely performed during the sensor production test sequence at ELMOS.

For E²PROM programming an asynchronous serial interface (ASIF) is implemented, which uses the pin FB as a bi-directional digital-I/O. To enter the interface mode (ASIFEN = 1: "interface enabled") just after power-on during a certain time interval an ASIF-command has to be sent to FB. This interval with ASIFEN=1 opens after  $t_{\text{INIT}}$  for the login time  $t_{\text{AS-IFEN}}$  (see Figure 6-2, Table 1) and the login command (0xD5, see) has to be transmitted completely in this interval. In the time directly after power-on the pin FB does not operate as an analog I/O as described above (section 6.2.2.2), but as a digital I/O with an integrated pull-up  $R_{\text{FB(PU)}}$ . If the IC is transmitting, an open-drain low-side driver is employed to drive the logic Low level (Figure 6-7). A similar structure is recommended to drive data the ASIF (receive-mode RX).



Figure 6-7: Asynchronous serial interface (ASIF), circuit concept

Because of the low-impedance connection between FB and IOUT in the application circuit (normal sensor operation), also the output driver at IOUT is switched to high impedance during "ASIF active" (ASIFEN=1) to allow for safe data transmission into FB (RX-mode). In Figure 6-8 below an exemplary application circuit is depicted which can be employed to adjust the Fehler: Referenz nicht gefunden via ASIF.

Because this interface uses the pin FB, it is not possible to operate simultaneously the normal sensor application mode during ASIF-programming mode and vice versa. Because log-in to ASIF mode is possible only after power-on a quite fast reset, which is operated synchronously to the external programming logic is needed.



Figure 6-8: ASIF Programming Circuit

If also access to the test interface pins rsv1, rsv3 is available, the alternative programming circuit example depicted in Figure 6-9 should be be used. Rather than using a power-on reset via supply pin SUP, to enable the ASIF the pins rsv1 and rsv3 need to be pulled to logic high level simultaneously.

On the other hand, the pull-up of pins rsv1 and rsv3 has to be avoided imperatively during normal operation, because it would immediately affect the regular analog circuit function at pins IOUT / FB.



Figure 6-9: ASIF Programming Circuit; using reserved input pins

In Figure 6-10 below the log-in timing to enter ASIF-mode is depicted when access to pins rsv1 and rsv3 is possible. No restricted time interval after power-on needs to be observed here, but only a minimum wait time  $t_{\text{IF\_DLY}}$  before data transmission may start is to be ensured. The ASIF remains active as long as pins rsv1 and rsv3 are kept at logic high level.

During data communication via ASIF the load capacity  $C_{FB(LD)}$  at pin FB must be limited to meet the specified timing (see Table 5).



Figure 6-10: Log-in to ASIF with access to pins rsv1 and rsv3

#### 6.4.2.2 ASIF Protocol and Encoding

This sub-chapter describes the bit coding and the protocol construction of the ASIF.

Manchester coding is used for data transmission as shown in Figure 6-11. The necessary timing parameters for receive (RX) and transmit (TX) are specified as  $t_{BIT\ RX/TX}$ ,  $t_{HBIT\ RX/TX}$ ,  $t_{rise}$  and  $t_{falll}$  (see Table 6)



Figure 6-11: Manchester bit coding and bit timing for transmit and receive

The transmission protocol consists of 11 bits in total: 2 start-bits followed by 8 data bits or command bits, and 1 parity bit which indicates the end of a protocol. The command or data byte within the protocol starts with MSB first. An example for read out of an ID-byte is shown in the picture below (Figure 6-12).

In case of a parity failure (i.e. no odd parity detected within all 11 bits), or a start-bit-error, or any other error be detected, within a protocol frame, the protocol will be ignored.



Figure 6-12: ASIC protocol format and example

#### 6.4.2.3 ASIF Commands

The ASIF-commands consist of a sequence of 2 or 3 interface protocols as described in the last section. Two general types of ASIF-commands are depicted in Figure 6-13 below.

Each ASIF-command starts with a command byte send from an external logic to the Fehler: Referenz nicht gefunden. In the first command format shown in the figure the IC response contains the requested data, or a confirmation data byte, if no data requested.

The second command format is used for E²PROM programming. Here, the command includes the E²PROM address and is followed by the data byte to be programmed to the E2PROM of the E524.50. After an interval t<sub>PRG DLY</sub> required for E<sup>2</sup>PROM-programming, the IC transmits the data byte read back from the corresponding E<sup>2</sup>PROM address to the programming module externally connected at the ASIF interface.



Figure 6-13: ASIF command format overview

The specified time delays  $t_{TX}$ ,  $t_{RX}$ ,  $t_{PRG\ DLY}$ ,  $t_{TX}\ DLY$ , and  $t_{RX}\ DLY$  (see Table 5) have to be considered for proper communication in order to avoid the pin FB is driven simultaneously from the external and the integrated transmitter. Hard driver conflicts are avoided by defining this interface as Low dominant / High recessive, i.e. open-drain drivers with pullup resistor.

The table below summarizes the ASIF-commands which are implemented in IC

Table 6: ASIF-commands overview

| Code      | ASIF-instruction                             | next I/O-operation                        | 3rd I/O-operation                                             |
|-----------|----------------------------------------------|-------------------------------------------|---------------------------------------------------------------|
| 0x4Y      | read E <sup>2</sup> PROM address <y>, 1)</y> | TX read out data byte                     | none                                                          |
| 0x51      | write unused E²PROM byte                     | · ·                                       | "                                                             |
| 0x52      | write OFFSET                                 | · ·                                       | "                                                             |
| 0x53      | write GAIN                                   | "                                         | "                                                             |
| 0x60      | update all adjustment registers from E²PROM  | TX confirmation data byte <b>0x00</b>     | none                                                          |
| 0x61      | exit programming mode to application mode    | TX confirmation data byte <b>0x01</b>     | none                                                          |
| 0xD5      | log-in to programming mode                   | TX confirmation data byte 0x05            | none (programming mode is entered, FB at "High" with pull-up) |
| all other | (undefined command)                          | TX confirmation data byte 0xE1 or 0xE2 2) | none                                                          |

Wildcard "Y" stands for any address 0x00 ... 00xF of the E2PROM memory map (see Table 4). 1)

<u>Legend</u>: TX = transmit from IC to external modules; RX = IC receives protocol data

<sup>2)</sup> Depending on the code of the "undefined command", two different error codes are sent

### WARNING - Life Support Applications Policy

ELMOS Semiconductor AG is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the respons ibility of the buyer, when utilizing ELMOS Semiconductor AG products, to observe standards of safety, and to avoid situations in which malfunction or failure of an ELMOS Semiconductor AG Product could cause loss of human life, body injury or damage to property. In development your designs, please ensure that ELMOS Semiconductor AG products are used within specified operating ranges as set forth in the most recent product specifications.

#### General Disclaimer

Information furnished by ELMOS Semiconductor AG is believed to be accurate and reliable. However, no responsibility is assumed by ELMOS Semiconductor AG for its use, nor for any infringements of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of ELMOS Semiconductor AG. ELMOS Semiconductor AG reserves the right to make changes to this document or the products contained therein without prior notice, to improve performance, reliability, or manufacturability.

### **Application Disclaimer**

Circuit diagrams may contain components not manufactured by ELMOS Semiconductor AG, which are included as means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. The information in the application examples has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of ELMOS Semiconductor AG or others.

# **Contact Information**

Headquarters

**ELMOS Semiconductor AG** 

Heinrich-Hertz-Str. 1 • D-44227 Dortmund (Germany)

© +492317549100

: www.elmos.de

**Regional Sales and Application Support Office Munich** 

**ELMOS Semiconductor AG** 

Am Geflügelhof 12 · 85716 Unterschleißheim/Eching

S +49893183700

Sales Office France

**ELMOS FRANCE SAS** 

9/11 allée de l'Arche • La Défense • 92671 Courbevoie cedex (France) © +33149971591

Sales and Application Support Office North America

ELMOS NA. Inc.

32255 Northwestern Highway, Suite 45 • Farmington Hills, MI 48334 S +12488653200

Sales and Application Support Office Korea and Japan

**ELMOS Korea** 

Dongbu Root building, 16-2, Suite 509, • Sunae-dong, Bundang-gu,

© +82317141131 Seongnam-shi, Kyonggi-do (Korea)

Sales and Application Support Office China

ELMOS Semiconductor Technology (Shanghai) Co., Ltd. 57-01E, Lampl Business Centre, 57F, The Exchange • 1486 Nanjing W Rd.

(299 Tongren Rd) • JingAn Shanghai • P.R.China 200040 © +862161717358

Sales and Application Support Office Singapore

ELMOS Semiconductor Singapore Pte Ltd.

60 Alexandra Terrace • #09-31 The Comtech • Singapore 118502 S +6566351141

© ELMOS Semiconductor AG, 2011. Reproduction, in part or whole, without the prior written consent of ELMOS Semiconductor AG, is prohibited.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ELMOS: E52450A67AE